# UVM based VIP for APB-UART

### Table of Contents:

| ❖ De | escription of Agents and scoreboard of configurable UVM environment for | ΔPR           |
|------|-------------------------------------------------------------------------|---------------|
|      | ART Verification5                                                       | Α. Β          |
| I.   | APB agent:                                                              | 5             |
|      | A. APB Driver class                                                     | 5             |
|      | <ul><li>build_phase()</li></ul>                                         | 5<br>5        |
|      | <ul><li>connect_phase()</li></ul>                                       |               |
|      | <ul><li>run_phase()</li></ul>                                           | 5<br>5<br>6   |
|      | <ul><li>Drive() task:</li></ul>                                         | 5             |
|      | B. APB Monitor class                                                    | 6             |
|      | • build_phase()                                                         | 6             |
|      | • run_phase()                                                           | 6<br><b>7</b> |
| II.  | UART agent                                                              | 7             |
|      | A. UART Driver class                                                    | 7             |
|      | build_phase()                                                           | 7             |
|      | <ul><li>connect_phase()</li><li>run phase()</li></ul>                   | 7<br>7        |
|      | <ul><li>run_pnase()</li><li>B. UART Monitor class</li></ul>             | 7             |
|      | build_phase()                                                           | 8             |
|      | • run_phase()                                                           | 8             |
| III. | APB-UART Scoreboard class                                               | 9             |
|      | build_phase()                                                           | 9             |
|      | • run phase()                                                           | 9             |

### Description of Configuration Files for APB UART Environment

#### I. Uart Configuration

The Configuration settings are implemented inside <code>uart\_config.sv</code>. This file contains all fields related to the configuration such as frame length, baud rate, parity, and the stop bit. This configuration file is registered inside the <code>uvm\_config\_db</code> command inside <code>the apbuart\_base\_test</code> class. All other test classes extend from the apbuart\_base\_test base class, in this way all tests can be configured.

Inside the base test class as mentioned above there is a method named <code>set\_config\_params</code>. This method is responsible for setting the Configuration settings are implemented inside uart\_config.sv. This file contains all fields related to the configuration such as frame length, baud rate, parity, and the stop bit. This configuration file is registered inside the uvm configuration database using the uvm\_config\_db command inside the apbuart\_base\_test class. All other test classes extend from the apbuart\_base\_test base class, in this way all tests can be configured. Configuration across the testbench environment. Users can configure this method from the test class and the remaining environment will set itself according to the configurations specified inside the method. Configuration settings are registered through <code>uvm\_config\_db</code> at uvm root, which enables its access in every component of the testbench environment. Currently, we only need its access inside our UART monitor and driver classes. The specified configurations will be set on DUT as mentioned by the user in the test class.

Inside the <code>set\_config\_params</code> method, there is a flag that decides whether to have directed configuration settings or randomized configuration settings. The configuration fields are implemented according to the DUT specifications. The number of generated tests can be configured using the Loop Time variable declared inside the configuration file.

#### II. APB Configuration

The Configuration settings are implemented inside <code>apb\_config.sv</code>. This file contains all fields related to the configuration such as address and pselect (slave select pin in APB). This configuration file is registered inside the uvm configuration database using the <code>uvm\_config\_db</code> command inside <code>the apbuart\_base\_test</code> class. All other test classes extend from the apbuart base test base class, in this way all tests can be configured.

Inside the base test class as mentioned above there is a method named <code>set\_apbconfig\_params</code>. This method is responsible for setting the Configuration settings to be implemented inside apb\_config.sv. This file contains all fields related to the configuration such as address and pselect. This configuration file is registered inside the uvm configuration database using the uvm\_config\_db command inside the apbuart\_base\_test class. All other test classes extend from the apbuart\_base\_test base class, in this way all tests can be configured. Configuration across the testbench environment. Users can configure this method from the test class and the remaining environment will set itself according to the configurations specified inside the method. Configuration settings are registered through <code>uvm\_config\_db</code> at uvm root, which enables its access in every component of the testbench environment. Currently, we only need its access inside our APB monitor and driver classes. The specified configurations will be set on DUT as mentioned by the user in the test class.

Inside the <code>set\_apbconfig\_params</code> method, there is a flag that decides whether to have directed configuration settings or randomized configuration settings. The configuration fields are implemented according to the DUT specifications. The number of generated tests can be configured using the Loop Time variable declared inside the configuration file.

# Description of Agents and scoreboard of configurable UVM environment for APB UART Verification

There are two agents in the environment, APB agent for APB interface and UART agent for UART interface.

#### I. APB agent:

APB agent drives and monitors the APB interface of DUT. The agent drives the DUT for read/write to configuration registers, transmission operation, and receiving operations. While the agent monitors "PRDATA", "PREADY", and "PSLERR" signals mainly during read operation on configuration registers and receiving operation on UART receiver.

#### A. APB Driver class

Driver class is a parameterized class that is inherited from the "uvm\_driver" base class and is registered with the UVM factory. Driver class drives DUT by converting transactions into pin level information for DUT. The class also performs handshaking with the sequencer using "get\_next\_item" and "item\_done" API methods in the "run\_phase". There are three phases that are built on in this class i.e. build\_phase(), connect\_phase and run phase().

#### build\_phase()

In the build\_phase, we get the handler for the "uart\_config" class from the UVM configuration database ("uvm config db") using the "get()" call.

#### connect\_phase()

In this phase, we get the virtual interface handle from the UVM configuration database ("uvm\_config\_db") using the "get()" call.

#### run\_phase()

In the run\_phase phase, transactions have been collected through the "get\_next\_item" method and after getting a transaction, the "Drive()" task has been called to drive that transaction (The task is explained below). After driving the transaction into pin level, a response has been sent to the sequencer using the "item done" method.

#### Drive() task:

"Drive()" is a user-defined task that drives the DUT through the interface according to the respective transaction. To drive the DUT for any transaction (whether it is read/write operation on configuration registers or transmission/receiving operation), we have to mimic the APB master behavior that is we need to set "PSELx" HIGH and after one clock cycle, we have to set "PENABLE" HIGH and provide DUT with "PADDR", "PWDATA" and "PWRITE" signal. We also have to keep these signals unchanged until we receive "PREADY" asserted from the DUT.

We provide configuration settings to DUT from the "uart\_config" file. This file stores the configuration settings for UART and these settings can be set or randomized. So, for read/write operation on DUT configuration registers, "PWDATA" is provided from the configuration file. It makes it easy to drive multiple transmission and receiving operations every time with random configuration settings.

(NOTE: All the Interface signals are explained in the "interface description" file)

#### **B.** APB Monitor class

Monitor class extends the "uvm\_monitor" base class and is registered with the UVM factory. The class is responsible for collecting the signal information through the interface and to export the captured data to the scoreboard via analysis port. A virtual interface handle is used to perform signal capturing and TLM Analysis Port is used to broadcast the collected data. As the driver, there are two UVM phases updated in the monitor class i.e. build <code>phase()</code> and <code>run phase()</code>.

#### build\_phase()

In the build\_phase, we get a virtual interface handle from the UVM configuration database ("uvm\_config\_db") using the "get()" call. We can also create an instance of TLM analysis port here but in this particular environment, we have done this in the "new" construct of monitor class.

#### run\_phase()

During run\_phase(), data from the interface is sampled and then exported to the scoreboard for comparison via TLM analysis port. In this phase, monitoring of "PREADY" and "PSLVERR" get started right upon the assertion of "PSELX" and "PENABLE". The error gets sampled if the "PSLVERR" is monitored HIGH, but the value of "PADDR", "PRDATA", and "PREADY" is sampled into the transaction when DUT sets the "PREADY" HIGH. And when the DUT de-asserts the "PREADY" to LOW, the transaction has been sent to the scoreboard in a non-blocking manner using the "write()" call.

All this monitoring follows the APB protocol and the behavior of DUT.

#### II. UART agent

UART agent drives and monitors the UART interface of DUT i.e TX and RX pin. The UART agent drives the RX pin when there is a receive request on DUT while it monitors the TX pin for transmission operation.

#### A. UART Driver class

Driver class is a parameterized class that is inherited from the "uvm\_driver" base class and is registered with the UVM factory. Driver class drives DUT by converting transactions into pin level information for DUT. The class also performs handshaking with the sequencer using "get\_next\_item" and "item\_done" API methods in the "run\_phase". There are three phases that are built on in this class i.e. build\_phase(), connect\_phase and run phase().

#### • build\_phase()

In the build\_phase, we get the handler for the "uart\_config" class from the UVM configuration database ("uvm\_config\_db") using the "get()" call. We also created an instance of TLM analysis port using the new() method here, this transaction is being sent to the scoreboard later.

#### connect\_phase()

In this phase, we get the virtual interface handle from the UVM configuration database ("uvm config db") using the "get()" call.

#### run\_phase()

In the run\_phase phase, we only call the "get\_and\_drive()" task and two more tasks in the get\_and\_drive().

In the <code>get\_and\_drive()</code> task, the transactions have been collected through the <code>"get\_next\_item"</code> method and after getting a transaction, <code>cfg\_settings()</code> task and then <code>"drive\_rx()"</code> task has been called. After that, a response has been sent to the sequencer using the <code>"item done"</code> method.

In the cfg\_settings() task, we determine the value of loop time ("LP") that determines the number of frames to be sent according to the value of frame length.

drive\_rx() is a task that drives the DUT RX pin during receiving operation on UART. RX-pin has been driven here according to the respective configuration settings in the configuration file i.e. baud rate, frame length, parity enable/disable, even/odd parity, and several stop bits.

#### **B. UART Monitor class**

Monitor class extends the "uvm\_monitor" base class and is registered with the UVM factory. The class is responsible for collecting the signal information through the interface and to export the captured data to the scoreboard via analysis port. A virtual

interface handle is used to perform signal capturing and TLM Analysis Port is used to broadcast the collected data. As the driver, there are two UVM phases updated in the monitor class i.e. build phase() and run phase().

#### • build\_phase()

In the build\_phase, we get a virtual interface handle from the UVM configuration database ("uvm\_config\_db") using the "get()" call. We also get the handler for the "uart\_config" class from the UVM configuration database ("uvm\_config\_db") using the "get()" call. We can also create an instance of TLM analysis port here but in this particular environment, we have done this in the "new" construct of monitor class.

#### run\_phase()

During  $run\_phase()$ , data from the interface is sampled and then exported to the scoreboard for comparison via TLM analysis port. For this purpose "cfg\_settings()" and "monitor\_and\_send()" tasks have been called here.

In the "cfg\_settings()" task, we determine whether parity is enabled/disabled according to configuration settings. The value of loop time ("LP") is also determined here according to the value of frame length. The value of "LP" tells the number of frames to be received from the TX pin of the UART interface.

"monitor\_and\_send()" is the task where actual monitoring is implemented. Only data value (payload) is sampled according to the baud-rate, parity bit and stop bit/s are omitted and not sampled. First payloads for every frame are temporarily stored in a local register and after receiving all the frames the value of the register is passed to the transaction and then sent to the scoreboard via analysis port.

#### III. APB-UART Scoreboard class

UVM Scoreboard is an important component inside a UVM based testbench environment, it primarily acts as a checker and verifies the functionality of a design. It receives transaction-level information captured in the monitor via the TLM analysis port. Like driver and monitor classes, the scoreboard class is again extending the "uvm\_scoreboard" base class and is registered with the UVM factory. There are necessary TLM analysis ports to receive transactions from other components like monitors and drivers in this case. These TLM ports are instantiated in the "build\_phase" of the scoreboard class. There are also additional queues in our scoreboard to store received transactions from monitors and drivers, and "write()" functions that receive packets from monitors and drivers and push into the respective queues respectively.

There are two UVM phases built-on in the scoreboard class i.e. "build\_phase" and "run\_phase".

#### • build\_phase()

UVM analysis ports are instantiated using a "new()" call because after all these are class objects. We also get the handler for the "uart\_config" class from the UVM configuration database ("uvm config db") using the "get()" call.

#### run\_phase()

Three different functions named "compare\_config()", "compare\_transmission()", and "compare\_receive()", that are called in the "run\_phase()" and perform comparison.

" $compare\_config()$ " is called when there is a read operation on configuration registers. It compares the value coming from APB-monitor to the scoreboard with the configuration settings.

If there is a transmission operation on DUT, " $compare\_transmission()$ " is called which compares the data written to transmit on DUT by APB-driver with the data monitored on TX-pin of DUT by UART-monitor.

"compare\_receive()" is called when there is receive operation, this function compares the data fed to RX-pin by UART-driver with the data received by APB-monitored from DUT. The function also compares the error signal as we have mechanisms for feeding errored data to DUT.

## Integration of Clock Agent inside APB-UART UVM Environment

This document extends the APB-UART configuration document. The purpose of this document is to integrate an existing UVM clock agent inside our previous APB-UART UVM environment. The clock agent drives the clock at different periods and duty cycles. This agent also helps in randomizing clock cycles of Reset signal assertion for every transaction. Following are the steps followed for the integration of this clock agent in the existing environment.

- **1.** Removed clock generation module from testbench and made an instance of clock interface, that configures DUT clock and reset ports.
- **2.** Added an instance of the clock configuration file in APB UART base test class and set the instance in UVM database using <code>uvm config db</code> macro and <code>set()</code> call
- **3.** A created instance of clock agent using <code>create()</code> call in the build phase of environment-class.
- **4.** Driver and monitor of both the APB-agent and UART-agent are provided with the handle of clock interface from UVM database using <code>get()</code> call.
- **5.** Add a particular clock sequence in a particular test and run both the sequences in parallel using fork-join.
- **6.** In addition to other test sequences, we have added a specific test covering multiple clock frequencies (10, 50, and 100 Mhz) with the randomized stimulus in a transaction to perform receive operation on DUT.